[Zurück]


Vorträge und Posterpräsentationen (mit Tagungsband-Eintrag):

A. Ademaj:
"A Methodology for Dependability Evaluation of the Time-Triggered Architecture Using Software Implemented Fault Injection";
Vortrag: European Dependable Computing Conference, Tolouse, France; 23.10.2002 - 25.10.2002; in: "Proceedings of the 4th European Dependable Computing Conference", (2002), S. 172 - 190.



Kurzfassung englisch:
Fault injection has become a valuable methodology for dependability evaluation of computer systems. Software implemented fault injection is used because of the relative simplicity of injecting faults. In this paper we present a methodology for assessment of the error detection mechanisms of the Time-Triggered Architecture (TTA) bus structure by emulating hardware faults using software implemented fault injection. The TTA is an architecture for distributed embedded safety-critical real-time applications which have high dependability requirements. At the core of the architecture is the time-triggered communication protocol TTP/C running on a dedicated communication controller. In the TTA fail-silence is a main concern, thus high error detection coverage with small error detection latency is required. Temporal intrusiveness of the software fault injector is measured and analyzed. A fault injection tool set for use in experimental assessment of newer chip implementations of the TTPC communication controller, is developed.


Elektronische Version der Publikation:
http://www.vmars.tuwien.ac.at/php/pserver/extern/docdetail.php?DID=941&viewmode=published&year=2002


Erstellt aus der Publikationsdatenbank der Technischen Universität Wien.