Talks and Poster Presentations (with Proceedings-Entry):

C. El Salloum, R. Obermaisser, B. Huber, H. Paulitsch, H. Kopetz:
"A time-triggered system-on-a-chip architecture with integrated support for diagnosis";
Talk: Design, Automation and Test in Europe Conference (DATE'07), Nice, France; 2007-04-16 - 2007-04-20; in: "Workshop Digest, Diagnostic Services in Network-on-Chips", DATE'07, (2007), Paper ID 3 (Seite 136f), 2 pages.

English abstract:
It is the objective of the presented SoC architecture to provide a
predictable integrated execution environment for component-based
design with integrated diagnostic mechanisms for many different
types of embedded applications (e.g., automotive, avionics, consumer
electronics). The integrated diagnostic mechanisms of the
SoC architecture facilitate the identification of faulty IP blocks and
the discrimination between transient and permanent faults. By
exploiting the inherent fault isolation and the global time base of
the time-triggered Network-on-a-Chip, a diagnostic unit can pinpoint
the micro components that are responsible for an anomalous
system behavior. For this purpose, the diagnostic unit correlates
failure indication messages along the dimensions of time and

Created from the Publication Database of the Vienna University of Technology.