[Zurück]


Vorträge und Posterpräsentationen (mit Tagungsband-Eintrag):

M. Jeitler, J. Lechner:
"Comparing the Robustness of Synchronous and Asynchronous Circuits by Fault Injection";
Vortrag: MEMICS 2009 (Mathematical and Engineering Methods in Computer Science), Znojmo; 13.11.2009 - 15.11.2009; in: "MEMICS 2009 proceedings", Universität Brno, (2009), ISBN: 9788087342046; S. 110 - 117.



Kurzfassung englisch:
As transient error rates are growing due to smaller feature sizes, designing reliable synchronous circuits becomes increasingly challenging. Asynchronous logic design constitutes a promising alternative with respect to robustness and stability. In particular, delay-insensitive asynchronous circuits provide interesting properties, like an inherent resilience to delay-faults. This paper presents a new approach for comparing the robustness of synchronous and asynchronous logic. In order to ensure comparability we have developed a tool to automatically transform synchronous designs into their asynchronous counterparts while preserving structural and functional equivalence. Using a saboteur-based fault injection technique, the robustness assessment of both synchronous and asynchronous circuits can then be performed. At the example of a small-sized test design, this paper demonstrates the capabilities of the proposed approach and, based on these first results, briefly investigates the different behavior of synchronous and asynchronous circuits in the presence of faults.

Schlagworte:
Robustness, Synchronous, Asynchronous, Circuits, Fault Injection

Erstellt aus der Publikationsdatenbank der Technischen Universität Wien.