[Zurück]


Vorträge und Posterpräsentationen (mit Tagungsband-Eintrag):

M. Ferringer:
"Investigating the Impact of Process Variations on an Asynchronous Time-Triggered-Protocol Controller";
Vortrag: Dependable Systems and Networks Workshops (DSN-W), 2011 IEEE/IFIP 41st International Conference on, Hong-Kong; 27.06.2011 - 30.06.2011; in: "Dependable Systems and Networks Workshops", (2011), ISBN: 978-1-4577-0374-4; S. 47 - 52.



Kurzfassung englisch:
In recent years, asynchronous logic has often been used as feasible alternative to common synchronous logic design. However, changing the basic design paradigm from using a global clock signal (in order to hide all timing constraints and assumptions behind it) to the technique of local handshaking protocols is not always easy. The automatic adaption to changing operating conditions ("it runs as fast as possible") also makes reliable timing predictions rather complex. While this might be an advantage for many applications, especially real-time systems need a precise, predictable and reliable notion of time, and continuously changing operating speeds are undesired. In this work we experimentally investigate the impact of process/fabrication variations on the execution speed and frequency stability of our asynchronous Time-Triggered-Protocol controller. We use a set of modern FPGA development boards and analyze the variations of important circuit-level properties such as execution speed, jitter characteristics and frequency stability. The measurement results are also compared to the expectations derived from the device timing data sheets and the respective post-layout simulations.


"Offizielle" elektronische Version der Publikation (entsprechend ihrem Digital Object Identifier - DOI)
http://dx.doi.org/10.1109/DSNW.2011.5958834



Zugeordnete Projekte:
Projektleitung Andreas Steininger:
Asynchrone Logik in Echtzeitsystemen


Erstellt aus der Publikationsdatenbank der Technischen Universität Wien.