[Zurück]


Vorträge und Posterpräsentationen (mit Tagungsband-Eintrag):

H. Isakovic, R. Grosu:
"A heterogeneous time-triggered architecture on a hybrid system-on-a-chip platform";
Vortrag: 2016 IEEE 25th International Symposium on Industrial Electronics (ISIE), Santa Clara, CA, USA; 08.06.2016 - 10.06.2016; in: "IEEE 25th International Symposium on Industrial Electronics (ISIE)", IEEE, (2016), ISSN: 2163-5145; S. 244 - 253.



Kurzfassung englisch:
There is a huge discrepancy between off-the-shelf (COTS) hardware architectures and requirements for embedded industrial applications. Industrial systems are getting more complex by the day, and an interaction of highly diverse components within these systems is unavoidable. An implementation of such systems on COTS hardware is challenging. Platforms based on single-core CPUs is becoming limited, and use of multicore architectures yields safety risks, and overall inefficiency. Tailored architectures provide adequate service but they lack flexibility and therefore their economic justification is limited. Emerging technologies i.e., hybrid system-on-chip combined with novel architectural concepts are filling blind spots between COTS architectures and embedded industrial applications. The paper presents the implementation of an MPSoC architecture on a hybrid system-on-a-chip platform. This architecture provides unique capabilities for embedded applications, in particular, the possibility to host mixed-criticiality and cross-domain applications.

Schlagworte:
Computer architecture;Computers;Field programmable gate arrays;Hardware;Performance evaluation;Safety;System-on-chip


"Offizielle" elektronische Version der Publikation (entsprechend ihrem Digital Object Identifier - DOI)
http://dx.doi.org/10.1109/ISIE.2016.7744897


Erstellt aus der Publikationsdatenbank der Technischen Universität Wien.