[Zurück]


Zeitschriftenartikel:

T. Polzer, F. Huemer, A. Steininger:
"Refined Metastability Characterization Using a Time-to-Digital Converter";
Microelectronics Reliability, 80 (2018), S. 91 - 99.



Kurzfassung englisch:
In view of the numerous clock domain crossings found in modern systems-on-chip and multicore architectures precise metastability characterization is a fundamental task. We propose a conceptually novel approach for the experimental assessment of upset rate over resolution time that is usually employed to extract the relevant characteristics. Our method is based on connecting a time-to-digital converter to the output of the flip flop under test, rather than using a phase shifted clock, as conventionally done. We present the details of an FPGA implementation of our approach and show its feasibility through an experimental evaluation, whose results favorably match those obtained by the conventional method. The benefits of the novel scheme are the ability to perform a calibration for the delay steps, a speed-up of the measurement process, and the availability of a more comprehensive and ordered measurement data set. Especially the latter can be of crucial importance when (even multiple) glitches or oscillation are suspected to result from metastability, or when the temporal distribution of upsets matters (bursts of upsets, e.g.).

Schlagworte:
Metastability; Time-to-digital converter; TDC; Late transition detection; Carry chain


"Offizielle" elektronische Version der Publikation (entsprechend ihrem Digital Object Identifier - DOI)
http://dx.doi.org/10.1016/j.microrel.2017.11.017


Erstellt aus der Publikationsdatenbank der Technischen Universität Wien.