Zeitschriftenartikel:
S. Ganjeheizadeh Rohani, N. TaheriNejad, D. Radakovits:
"A Semiparallel Full-Adder in IMPLY Logic";
IEEE Transactions on Very Large Scale Integration (VLSI) Systems,
28
(2020),
1;
S. 297
- 301.
Kurzfassung englisch:
Passive implementation of memristors has led to several innovative works in the field of electronics. Despite being primarily a candidate for memory applications, memristors have proven to be beneficial in several other circuits and applications as well. One of the use cases is the implementation of digital circuits such as adders. Among several logic implementations using memristors, IMPLY logic is one of the promising candidates. In this brief, we present a new architecture for a digital full-adder, which is up to 41% faster than existing IMPLY-based serial designs while requiring up to 78% less area (memristors) compared to the existing parallel design.
"Offizielle" elektronische Version der Publikation (entsprechend ihrem Digital Object Identifier - DOI)
http://dx.doi.org/10.1109/TVLSI.2019.2936873
Erstellt aus der Publikationsdatenbank der Technischen Universität Wien.