[Zurück]


Vorträge und Posterpräsentationen (mit Tagungsband-Eintrag):

A. Steininger, M. Schwendinger:
"A Systematic Approach to Clock Failure Detection";
Vortrag: Austrochip Workshop on Microelectronics, Wien; 24.10.2019; in: "2019 Austrochip Workshop on Microelectronics (Austrochip)", (2019), ISBN: 978-1-7281-1953-3; S. 35 - 42.



Kurzfassung englisch:
Many of today's chips comprise multiple clock domains and some even have multiple clock sources. This makes supervision of the correct operation of a clock increasingly important. Rather than promoting a specific approach for clock failure detection, this paper tries to provide a systematic overview of the available options. To this end, requirements and principles are identified and discussed first, and then related implementations are shown. These are partly revisiting existing solutions from the literature that are put into the context, and partly constituting novel solutions. The implementations are evaluated according to several criteria, like detection latency, implementation efforts, and, most notably, potential for metastability issues.
The purpose of the paper is to give the designer a guideline, showing which techniques are available, along with a critical assessment that shall help in making the appropriate choice for a given application.

Schlagworte:
clock monitoring; metastability; clock domain crossing; cycle counting; pure delay; elastic pipeline


"Offizielle" elektronische Version der Publikation (entsprechend ihrem Digital Object Identifier - DOI)
http://dx.doi.org/10.1109/Austrochip.2019.00018



Zugeordnete Projekte:
Projektleitung Andreas Steininger:
Intel CARS


Erstellt aus der Publikationsdatenbank der Technischen Universität Wien.